



## SYLLABUS

1. Data about the program of study

| 1.1 | Institution                    | The Technical University of Cluj-Napoca         |  |  |  |  |
|-----|--------------------------------|-------------------------------------------------|--|--|--|--|
| 1.2 | Faculty                        | Electronics, Telecommunications and Information |  |  |  |  |
|     | Faculty                        | Technology                                      |  |  |  |  |
| 1.3 | Department                     | Bases of Electronics                            |  |  |  |  |
| 1.4 | Field of study                 | Electronics and Telecommunications Engineering  |  |  |  |  |
| 1.5 | Cycle of study                 | Bachelor of Science                             |  |  |  |  |
| 1.6 | Program of study/Qualification | Telecommunications Technologies and Systems/    |  |  |  |  |
|     |                                | Engineer, Applied Electronics/ Engineer         |  |  |  |  |
| 1.7 | Form of education              | Full time                                       |  |  |  |  |
| 1.8 | Subject code                   | TST-E28.00, EA-E28.00                           |  |  |  |  |

### 2. Data about the subject

| 2.1 | Subject name                |      |        |              | Systems with Digital Integrated Circuits |                                    |            |      |     |                  |         |
|-----|-----------------------------|------|--------|--------------|------------------------------------------|------------------------------------|------------|------|-----|------------------|---------|
| 2.2 | Subject area                |      |        |              |                                          | Electronic devices and circuits    |            |      |     |                  |         |
| 2.3 | Course responsible/lecturer |      |        |              |                                          | Prof.dr.ing. Sorin Hintea          |            |      |     |                  |         |
| 2.4 | Teachers in cl              | narg | e of a | applications | ;                                        | Assoc. Prof. Mihaela Cirlugea, PhD |            |      |     |                  |         |
|     |                             |      |        |              |                                          | Assistant Paul Farago, PhD eng.    |            |      |     |                  |         |
| 2.5 | Year of study               | Π    | 2.6    | Semester     | 2                                        | 2.7                                | Assessment | Exam | 2.8 | Subject category | DID/DOB |

#### 3. Estimated total time

| Year/  | Subject name                                | No.   | Course       | Арр | licatio      | ons | Course | Арр | olicati | ons | Indiv. | _   |      |
|--------|---------------------------------------------|-------|--------------|-----|--------------|-----|--------|-----|---------|-----|--------|-----|------|
| Sem.   |                                             | of    |              |     |              |     |        |     |         |     | study  | -AL | dits |
|        |                                             | weeks | [hours/week] |     | [hours/sem.] |     |        | n.] |         | 101 | Cre    |     |      |
|        |                                             |       |              | S   | L            | Ρ   |        | S   | L       | Р   |        |     | 0    |
| II / 2 | Systems with Digital<br>Integrated Circuits | 14    | 2            |     | 1            | 1   | 28     |     | 14      | 14  | 74     | 130 | 5    |

| 3.1                                                         | Number of hours per week          | 4      | 3.2   | of which, course     | 2    | 3.3    | applications | 2  |  |
|-------------------------------------------------------------|-----------------------------------|--------|-------|----------------------|------|--------|--------------|----|--|
| 3.4                                                         | Total hours in the curriculum     | 56     | 3.5   | of which, course     | 28   | 3.6    | applications | 28 |  |
| Individual study Ho                                         |                                   |        |       |                      |      |        |              |    |  |
| Manual, lecture material and notes, bibliography            |                                   |        |       |                      |      |        |              |    |  |
| Supplementary study in the library, online and in the field |                                   |        |       |                      |      |        |              |    |  |
| Prepa                                                       | aration for seminars/laboratory v | vorks, | homew | ork, reports, portfo | lios | essays | ;            | 38 |  |
| Tutor                                                       | ing                               |        |       |                      |      |        |              | 3  |  |
| Exams and tests                                             |                                   |        |       |                      |      |        |              |    |  |
| Other activities                                            |                                   |        |       |                      |      |        |              |    |  |
| 3.7                                                         | Total hours of individual study   |        | 74    |                      |      |        |              | •  |  |

| 0.7 | rotal fields of fildfieldal study | / - |
|-----|-----------------------------------|-----|
| 3.8 | Total hours per semester          | 130 |
| 3.9 | Number of credit points           | 5   |

# 4. Pre-requisites (where appropriate)

| 4.1 | Curriculum | N/A                                                               |
|-----|------------|-------------------------------------------------------------------|
| 4.2 | Competence | Electric signals, passive components connection, electric circuit |
|     |            | relations and theorems, capacitor and coil time and frequency     |
|     |            | behavior and frequency response                                   |

# 5. Requirements (where appropriate)

| 5.1 | For the course       | Amphitheatre, Cluj-Napoca |
|-----|----------------------|---------------------------|
| 5.2 | For the applications | Laboratory, Cluj-Napoca   |

## 6. Specific competences

| Professional competences | Theoretical<br>knowledge (what<br>the student must<br>know):                    | Internal structure of digital integrated circuits. Principal electrical DIC parameters. Signal propagations in DIC. Compensation methods of great capacitive charge effects. Design principles of digital VLSI circuits. Numerical circuit synthesis using VHDL language. Semiconductor memory functioning. Applications with semiconductor memories. Communication protocols with sequential synchronous circuits. PLA functioning. Pulse generators                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          | Acquired skills (what the student is able to do):                               | After completing the discipline, the students will be able to:<br>- develop medium complex designs that contain gates, multiplexers, counters, registers, etc<br>- to analyze and describe digital systems using VHDL language<br>- to know the internal structure of DIC and their effects over the circuit real performances;<br>delays in signal propagation, logic hazard, consumed power, area<br>- to use specific DIC design environments, including those containing VHDL<br>- to analyze circuit behavior from the signal propapagation point of view<br>- to develop abilities for circuit design for optimizing their performances: small delay time,<br>reduces power consumption and small area<br>- to avoid logic hazard through design                                      |
|                          | Acquired abilities: (what<br>ype of equipment the<br>student is able to handle) | <ul> <li>After completing the discipline, the students will be able to:</li> <li>use the lab instrumentation (power supply, oscilloscope, function generator, multimeter) for the experimental study of electronic circuits</li> <li>use the experimental boards</li> <li>connect the lab instrumentation with the experimental boards, in order to experimentally study electronic circuits</li> <li>use the computer to the numerical data obtained through the explorations</li> <li>store and analyze the numerical data obtained through the explorations</li> </ul>                                                                                                                                                                                                                   |
|                          | In accordance with Grila1 and<br>Grila2 RNCIS                                   | <ul> <li>C1. To use the fundamental elements regarding electronic devices, circuits, systems, instrumentation and technology</li> <li>C2. To apply basic methods for signal acquisition and processing</li> <li>C3. To apply knowledge, concepts and basic methods regarding computing systems' architecture, microprocessors, microcontrollers, programming languages and techniques</li> <li>C4. To design, implement and operate data, voice, video and multimedia services, based on the understanding and application of fundamental concepts from the field of communications and information transmission.</li> <li>C5. To select, install, configure and exploit fixed and mobile telecommunications equipment. To equip a site with common telecommunications networks.</li> </ul> |
| Cross                    | Grila1 and<br>Grila2<br>RNCIS)                                                  | N.A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

# 7. Discipline objectives (as results from the key competences gained)

| 7.1 | General objectives  | Developing the competences regarding the use, analysis and (re)design of digital circuits and systems                                                                                                                                                                                                                                 |  |  |  |  |
|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7.2 | Specific objectives | <ol> <li>Recognizing and understanding basic concepts specific to<br/>fundamental electronic circuits.</li> <li>Developing skills and abilities necessary for the use of<br/>fundamental electronic circuits.</li> <li>Developing skills and abilities for the analysis and (re)design<br/>of digital integrated circuits.</li> </ol> |  |  |  |  |

# 8. Contents

| 8.1.                                                                    | Lecture (syllabus)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Teaching                                                         | Notes                                                                                                    |  |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|
| -                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | methods                                                          |                                                                                                          |  |
| 1                                                                       | Introduction in VHDL. Description of digital circuits in VHDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                  |                                                                                                          |  |
| 2                                                                       | Internal digital circuit CMOS structures. CMOS functioning and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | tive                                                             | _                                                                                                        |  |
| _                                                                       | characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | em                                                               | ard                                                                                                      |  |
| 3                                                                       | Combinational and sequential circuits in CMOS VLSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | plic                                                             | 00                                                                                                       |  |
|                                                                         | technology. CMOS inverter and fundamental gates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | y, 1                                                             | СК<br>К                                                                                                  |  |
| 4                                                                       | Performance analysis of CMOS circuitry. Propagation time and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bn,                                                              | pla                                                                                                      |  |
| F                                                                       | Orstinizing anod performances for CMOC VI SL circuite                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | atic<br>e st                                                     | ,                                                                                                        |  |
| с<br>С                                                                  | Optimizing speed performances for CWOS VLSI circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ific<br>ase                                                      | ect                                                                                                      |  |
| 0                                                                       | Internal structures of bipolar digital circuits. The and sublamilies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | n pl                                                             | J <u>o</u> i                                                                                             |  |
| 1                                                                       | Logic nazard in digital circuits. Static and dynamic nazard, methods for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | xer<br>cise<br>atio                                              | D.                                                                                                       |  |
| 0                                                                       | Arithmetic operations Adders subtractors and multiplying CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | , e)<br>erc                                                      | ion                                                                                                      |  |
| 0                                                                       | circuite                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ion<br>exe                                                       | Itat                                                                                                     |  |
| a                                                                       | VI SI arithmetic circuits Adders subtractors and multiplying circuits in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | sati<br>ing                                                      | sen                                                                                                      |  |
| 5                                                                       | VHDI code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /ers                                                             | les                                                                                                      |  |
| 10                                                                      | Semiconductor memories, structures and organizing, ROM, PROM,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | onv<br>tea                                                       | otp                                                                                                      |  |
|                                                                         | EPROM, EEPROM, FLASH memories, structures and configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | , c                                                              | đ                                                                                                        |  |
|                                                                         | Electric and temporal characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tior<br>istic                                                    | of                                                                                                       |  |
| 11                                                                      | Dynamic and static RAM memories. Structures and characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | euri                                                             | se                                                                                                       |  |
| 12                                                                      | Semiconductor memories, extending the memory capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ser<br>he<br>ese                                                 | $\supset$                                                                                                |  |
| 13                                                                      | Programmable logic arrays. Connection and memory capacity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | pr                                                               |                                                                                                          |  |
|                                                                         | extension                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ш.                                                               |                                                                                                          |  |
| 14                                                                      | Pulse generators. Monostable circuits for digital signal processing;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |                                                                                                          |  |
|                                                                         | interface and display                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                  |                                                                                                          |  |
| 8.2.                                                                    | Applications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | l eaching                                                        | Notes                                                                                                    |  |
| Lab                                                                     | oratory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | methodo                                                          |                                                                                                          |  |
| 1                                                                       | Labour protection. Functioning parameters of CMOS and TTL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                  |                                                                                                          |  |
|                                                                         | integrated circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                  |                                                                                                          |  |
| 2                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                |                                                                                                          |  |
|                                                                         | Signal propagation and response delay for CMOS integrated circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ctic                                                             |                                                                                                          |  |
| 3                                                                       | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | idactic                                                          | on,<br>IS,                                                                                               |  |
| 3<br>4                                                                  | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | f, didactic                                                      | tation,<br>uters,                                                                                        |  |
| 3<br>4                                                                  | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits                                                                                                                                                                                                                                                                                                                                                                                                                                                       | oof, didactic<br>rk                                              | ientation,<br>nputers,<br>ird                                                                            |  |
| 3<br>4<br>5                                                             | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM                                                                                                                                                                                                                                                                                                                                                                                                                          | proof, didactic<br>work                                          | umentation,<br>computers,<br>ooard                                                                       |  |
| 3<br>4<br>5<br>6                                                        | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing                                                                                                                                                                                                                                                                                                                                                                 | ntal proof, didactic<br>m work                                   | istrumentation,<br>s, computers,<br>ic board                                                             |  |
| 3<br>4<br>5<br>6<br>7                                                   | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test                                                                                                                                                                                                                                                                                                                                              | nental proof, didactic<br>team work                              | / instrumentation,<br>ards, computers,<br>netic board                                                    |  |
| 3<br>4<br>5<br>6<br>7<br>Proje                                          | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect                                                                                                                                                                                                                                                                                                                                       | erimental proof, didactic<br>e, team work                        | tory instrumentation,<br>boards, computers,<br>agnetic board                                             |  |
| 3<br>4<br>5<br>6<br>7<br>Proju<br>1                                     | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme                                                                                                                                                                                                                                                                                   | xperimental proof, didactic<br>cise, team work                   | oratory instrumentation,<br>tal boards, computers,<br>:/magnetic board                                   |  |
| 3<br>4<br>5<br>7<br>7<br>1<br>2                                         | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial                                                                                                                                                                                                                                                                  | d experimental proof, didactic<br>xercise, team work             | aboratory instrumentation,<br>ental boards, computers,<br>nite/magnetic board                            |  |
| 3<br>4<br>5<br>7<br>7<br>1<br>2<br>3                                    | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial<br>VHDL code description of design modules                                                                                                                                                                                                                       | and experimental proof, didactic<br>exercise, team work          | <ul> <li>Iaboratory instrumentation,<br/>rimental boards, computers,<br/>white/magnetic board</li> </ul> |  |
| 3<br>4<br>5<br>7<br>7<br>9<br>7<br>1<br>2<br>3<br>4                     | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial<br>VHDL code description of design modules<br>Obtaining the clock signals; oscillators, programmable frequency                                                                                                                                                   | tic and experimental proof, didactic<br>exercise, team work      | e of laboratory instrumentation,<br>perimental boards, computers,<br>white/magnetic board                |  |
| 3<br>4<br>5<br>7<br>7<br>9<br>7<br>1<br>2<br>3<br>4                     | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial<br>VHDL code description of design modules<br>Obtaining the clock signals; oscillators, programmable frequency<br>dividers. Synchronous and asynchronous frequency dividers                                                                                      | lactic and experimental proof, didactic<br>exercise, team work   | Use of laboratory instrumentation,<br>experimental boards, computers,<br>white/magnetic board            |  |
| 3<br>4<br>5<br>6<br>7<br>7<br>9<br>7<br>9<br>7<br>1<br>2<br>3<br>4<br>5 | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial<br>VHDL code description of design modules<br>Obtaining the clock signals; oscillators, programmable frequency<br>dividers. Synchronous and asynchronous frequency dividers<br>Detailed design of functional blocks I                                            | Didactic and experimental proof, didactic<br>exercise, team work | Use of laboratory instrumentation,<br>experimental boards, computers,<br>white/magnetic board            |  |
| 3<br>4<br>5<br>6<br>7<br>7<br>1<br>2<br>3<br>4<br>5<br>6                | Signal propagation and response delay for CMOS integrated circuits<br>Logic hazard and it's elimination<br>Arithmetic operations. Adders, subtractors and multiplying CMOS<br>circuits<br>Circuits with ROM and RAM<br>CMOS oscillators and monostables for pulse processing<br>Laboratory test<br>ect<br>Project structure and content. The project theme<br>VHDL tutorial<br>VHDL code description of design modules<br>Obtaining the clock signals; oscillators, programmable frequency<br>dividers. Synchronous and asynchronous frequency dividers<br>Detailed design of functional blocks I<br>Detailed design of functional blocks II | Didactic and experimental proof, didactic exercise, team work    | Use of laboratory instrumentation,<br>experimental boards, computers,<br>white/magnetic board            |  |

Bibliography

1. S. Hintea, Lelia Feştilă, Mihaela Cîrlugea – Circuite Integrate Digitale.UT Press, 2005.

2. Gabor Csipkes, Doris Csipkes, Sorin Hintea, Mihaela Cîrlugea - "Circuite integrate digitale: culegere de probleme", editura UT Press 2011

3. S. Hintea Proiectarea circuitelor digitale VLSI, Ed. Casa Cărții de Știință, 1997.

4. C. Rus, S.Hintea, Doris Csipkes. Circuite integrate digitale.Structuri interne. Indrumator de laborator. U.T. Press, Cluj-Napoca, 2006

5. Hintea, Tehnologii de proiectare cu arii logice programabile. Editura UT Press, Cluj-Napoca, 2002

6. Lelia Feştilă – Electronică digitală- Circuite logice combinaționale, Lito. UTC-N, 1994.

7. Lelia Feştilă – Electronică digitală - Circuite logice secvențiale, Lito, UTC-N, 1994.

8. Dan Nicula. Electronica digitala. Carte de invatatura. Editura Universității TRANSILVANIA din Brașov, 2012

9. Ştefan, Gh - Circuite integrate digitale, Probleme, proiectare, Ed. EDP, 1992.

10. A.E.A. Almaini. Electronic Logic Systems, Ed. Prentice Hall, 1994.

12. John F. Wakerly. Circuite Digitale, Editura Teora.

13. Rabaey J.M., Chandrakasan A., Nikolic B. Digital Integrated Circuits. A design perspective. Prentice Hall, 2003.

14. Weste, N.H.E., Eshraghian, K. Principles of CMOS VLSI Design. A System perspective. Addison-Wesley Publishing Company, 1993

14. M.D. Ercegovac. Introduction to Digital Systems, Ed. JohnWiley&Sons, 1999.

Didactic virtual materials

1. Hintea, S. Pagina web a disciplinei de Sisteme cu circuite integrate digitale (prezentari curs, lucrari de laborator, probleme propuse, subiecte de examen), <u>http://www.bel.utcluj.ro/ci/rom/sd/index.htm</u>

# 9. Bridging course contents with the expectations of the representatives of the community, professional associations and employers in the field

Competences acquired will be used in the following COR occupations (Electronics Engineer; Telecommunications Engineer; Electronics Design Engineer; System and Computer Design Engineer; Communications Design Engineer) or in the new occupations proposed to be included in COR (Sale Support Engineer; Multimedia Applications Developer; Network Engineer; Communications Systems Test Engineer; Project Manager; Traffic Engineer; Communications Systems Consultant).

#### 10. Evaluations

| Activity type                        | 10.1 | Assessment criteria             | 10.2   | Assessment methods                       | 10.3 | Weight in the     |  |  |  |
|--------------------------------------|------|---------------------------------|--------|------------------------------------------|------|-------------------|--|--|--|
|                                      |      |                                 |        |                                          |      | final grade       |  |  |  |
| Course                               |      | The level of acquired           |        | <ul> <li>Summative evaluation</li> </ul> |      |                   |  |  |  |
|                                      |      | theoretical knowledge and       |        | written exam (theory                     |      | - E, max 10 pts.  |  |  |  |
|                                      |      | practical skills                |        | and problems)                            |      | 50%               |  |  |  |
| Applications                         |      | The level of acquired abilities |        | - Continuous formative                   |      |                   |  |  |  |
|                                      |      |                                 |        | evaluation                               |      | - L, max. 10 pts. |  |  |  |
|                                      |      |                                 |        | <ul> <li>practical lab test</li> </ul>   |      | 20%               |  |  |  |
|                                      |      |                                 |        | -project evaluation                      |      | -P max. 10 pts.   |  |  |  |
|                                      |      |                                 |        |                                          |      | 30%               |  |  |  |
| 10.4 Minimum standard of performance |      |                                 |        |                                          |      |                   |  |  |  |
|                                      |      | L≥5 and E≥5 and                 | 1 0,5I | E+0,2L+0,3P ≥ 4.5                        |      |                   |  |  |  |

Date of filling in Cou 19.01.2015 Pro

Course responsible Prof. Sorin Hintea, PhD Teachers in charge of applications Assoc. Prof. Mihaela Cirlugea, PhD Assistant Paul Farago, PhD

Date of approval in the department 19.01.2015

Head of department Prof. Sorin Hintea, PhD